

Rev.3.0 Aug.28 2024

# JSKT060/JSKH060

## Description

- 1) A package of series of two chips.
- 2) With high thermal conductivity DBC as the insulation.
- 3) Welding by vacuum welding technology, which provide high reliability.

# **Typical Application**

DC motor control, temperature control and light control system.



## Absolute Maximum Ratings (Packaged into modules, unless otherwise specified, T<sub>CASE</sub>=25°C)

|                                           |                                  |                  | -         |      | ,                |      |
|-------------------------------------------|----------------------------------|------------------|-----------|------|------------------|------|
| Devension                                 | Parameter Test Conditions Symbol | Cumhal           | Values    |      |                  |      |
| Parameter                                 |                                  | Symbol           | 12        | 16   | 18               | Unit |
| Operating junction temperature range      |                                  | TJ               | -40-125   |      |                  | °C   |
| Storage temperature range                 |                                  | T <sub>STG</sub> | -40-125   |      |                  | °C   |
| Repetitive peak off-state voltage         | <b>T</b> J <b>=25</b> ℃          | V <sub>DRM</sub> | 1200      | 1600 | 1800             | V    |
| Repetitive peak reverse voltage           | <b>T</b> J <b>=25</b> ℃          | V <sub>RRM</sub> | 1200      | 1600 | 1800             | V    |
| Non-repetitive peak off-state voltage     | <b>T</b> J <b>=25</b> ℃          | VDSM             | 1300      | 1700 | 1900             | V    |
| Non-repetitive peak reverse voltage       | <b>T</b> J <b>=25</b> ℃          | V <sub>RSM</sub> | 1300      | 1700 | 1900             | V    |
| Average on-state current                  | Tc <b>=85</b> ℃                  | It(av)/If(av)    | 50        |      | А                |      |
| Peak on-state surge current               | tp=10ms Vr=0.6Vrrm               | Itsm/Ifsm        | 1000      |      | А                |      |
| l <sup>2</sup> t value for fusing         | tp=10ms Vr=0.6Vrrm               | l <sup>2</sup> t | 5000      |      | A <sup>2</sup> s |      |
| Critical rate of rise of on-state current | Ig=2×IgT                         | di/dt            | 150       |      | A/µs             |      |
| Insulation voltage                        | A.C 50Hz(1s/1min)                | Viso             | 3600/3000 |      | V                |      |

#### Electrical Characteristics (Packaged into modules, unless otherwise specified, T<sub>CASE</sub>=25°C)

| Parameter                         | Test Conditions                  | Symbol          | Values | Unit |
|-----------------------------------|----------------------------------|-----------------|--------|------|
| Peak on-state voltage             | I⊤=150A t <sub>P</sub> =380µs    | V <sub>TM</sub> | ≤1.8   | V    |
| Threshold voltage                 | TJ=125℃                          | V <sub>TO</sub> | ≤0.95  | V    |
| Dynamic resistance                | TJ=125℃                          | Rd              | ≤3.7   | mΩ   |
|                                   | V <sub>D</sub> =V <sub>DRM</sub> |                 |        |      |
| Repetitive peak off-state current | Tc=25℃                           | IDRM1           | ≤100   | μA   |
|                                   | Tc <b>=125</b> ℃                 | IDRM2           | ≤20    | mA   |



| Repetitive peak reverse current  | V <sub>R</sub> =V <sub>RRM</sub><br>T <sub>C</sub> =25℃<br>T <sub>C</sub> =125℃ | Irrm1<br>Irrm2       | ≤100<br>≤20  | μA<br>mA |
|----------------------------------|---------------------------------------------------------------------------------|----------------------|--------------|----------|
| Triggering gate current          | V <sub>D</sub> =12V R <sub>L</sub> =30Ω                                         | Ідт                  | 20-120       | mA       |
| Holding current                  | IT=1A                                                                           | Ін                   | ≤250         | mA       |
| Latching current                 | I <sub>G</sub> =1.2 I <sub>GT</sub>                                             | ١L                   | ≤300         | mA       |
| Triggering gate voltage          | $V_D=12V R_L=30\Omega$                                                          | V <sub>GT</sub>      | ≤1.5         | V        |
| Non triggering gate voltage      | V <sub>D</sub> =V <sub>DRM</sub> T <sub>J</sub> =125℃                           | Vgd                  | ≥0.25        | V        |
| Critical rate of rise of voltage | V <sub>D</sub> =2/3V <sub>DRM</sub> TJ=125℃<br>Gate Open                        | dv/dt                | ≥1000        | V/µs     |
| Thermal resistance               | Junction to case<br>Case to heatsink                                            | Rth(j-c)<br>Rth(c-s) | 0.60<br>0.21 | °C/W     |



# **Mechanical Characteristics**

| Aechanical Characteristics                                                          |           |  |  |
|-------------------------------------------------------------------------------------|-----------|--|--|
| Module size                                                                         | 93mm×21mm |  |  |
| Module height                                                                       | 30mm      |  |  |
| Terminal distance of (1) /(2) /(3)                                                  | 20mm      |  |  |
| Mounting torque(M5)                                                                 | 5±15%Nm   |  |  |
| Terminal torque(M5)                                                                 | 3±15%Nm   |  |  |
| 6 <sup>3</sup> <sup>0</sup> <sup>3</sup> / <sub>0</sub> <sup>3</sup> / <sub>1</sub> |           |  |  |
| (1) • • (2) • • (3)<br>• • • (1) • • • • • • • • • • • • • • • • • • •              |           |  |  |
| JSKT symbol                                                                         |           |  |  |
| (1)○ (2) (3)<br>(1)○ (1)○ (2) (1)○ (3)<br>(1)○ (1)○ (1)○ (1)○ (1)○ (1)○ (1)○ (1)○   |           |  |  |
| JSKH symbol                                                                         |           |  |  |



#### Instructions and Precautions

1) There is no severe vibration and shock in operating environment, and there should be no impurity and atmosphere which may corrode metal and damage the insulation in the air-dielectric.

2) The operating condition of the product can't out of range of the above parameters.

3) When the product is installed on the radiator, the radiator's surface should be confirmed flat, smooth, wipe clean with alcohol, and coated evenly with a layer of thermal grease which thickness is moderate on the contact surface between product and radiator. When the module is fastened on the surface of the radiator, the M5 or M6 screws and spring washers are used and fastened with 5NM torque. After the module is operated 1 hour, all screws must be refastened.

4) The connection with the main electrode of module can use copper, welding, socket and so on. The contact surface should be smooth and flat, which make good contact. While the connection with the control electrode of module is installed, attention should be paid to the corresponding connection of each pin. After the completion of the connection, do not plug and pull out the lead of the control electrode freely.

#### **Ordering Information**



#### **Performance Curves**

FIG.1: Power dissipation vs. on-state current (per thyristor or diode) PT(AV)/PF(AV)(W) 100 cont sin.180 rec.180 75 120 90 60 30 50 rec 15 25 IT(AV)/IF(AV)(A) 0 75 25 50

**FIG.2:** Maximum transient thermal impedance junction to case(per thyristor or diode)





FIG.3:Forward characteristics (per thyristor or diode) IF(A)/IT(A) $T_J=125^{\circ}C$ 

**FIG.4:** Relative variations of gate trigger current, holding current and latching current versus junction temperature



Information furnished in this document is believed to be accurate and reliable. However, JieJie Semiconductor Co., Ltd assumes no responsibility for the consequences of use without consideration for such information nor use beyond it.

Information mentioned in this document is subject to change without notice, apart from that when an agreement is signed, JieJie complies with the agreement.

Products and information provided in this document have no infringement of patents. JieJie assumes no responsibility for any infringement of other rights of third parties which may result from the use of such products and information.

This document is the third version which is made in 28-Aug.-2024. This document supersedes and replaces all information previously supplied.

Semiconductor Co., Ltd. Printed All rights reserved.